|                         |                                                            |                                                                                                                      |            |         |           |         |         | I       | REVISI    | ONS         |        |                |                |               |            |               |                   |                |            |     |
|-------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------|---------|-----------|---------|---------|---------|-----------|-------------|--------|----------------|----------------|---------------|------------|---------------|-------------------|----------------|------------|-----|
| LTR                     |                                                            |                                                                                                                      |            |         |           | DESCF   | RIPTIO  | N       |           |             |        |                | DA             | ATE (Y        | R-MO-      | DA)           |                   | APPF           | ROVED      | )   |
| А                       | Re                                                         | evise tab                                                                                                            | le I limit | s. Rev  | rise fiai | ure 3 w | aveforn | ns. Ma  | ke edit   | orial ch    | anges  |                |                | 87-0          | 03-16      |               |                   | N. A.          | Hauck      |     |
| В                       |                                                            |                                                                                                                      |            |         |           |         |         |         |           |             |        |                |                |               | 08-09      |               | M                 |                | Poelking   |     |
|                         |                                                            | Updated boilerplate and added Intersil as source of supply CAGE code 34371.<br>- LTG                                 |            |         |           |         |         |         |           |             |        |                |                |               | ung        |               |                   |                |            |     |
| С                       | Up                                                         | Update boilerplate to MIL-PRF-38535 requirements LTG<br>Update boilerplate to current MIL-PRF-38535 requirements CFS |            |         |           |         |         |         | 01-06-05  |             |        |                | Thomas M. Hess |               |            |               |                   |                |            |     |
| D                       | Up                                                         | date boi                                                                                                             | lerplate   | to curr | ent MI    | L-PRF-  | 38535   | require | ments.    | - CFS       | 6      |                |                | 07-0          | 07-06      |               | -                 | Thomas         | s M. He    | ess |
|                         |                                                            |                                                                                                                      |            |         |           |         |         |         |           |             |        |                |                |               |            |               |                   |                |            |     |
| REV                     |                                                            |                                                                                                                      |            |         |           |         |         |         |           |             |        |                |                |               |            |               |                   |                |            |     |
| SHEET                   |                                                            |                                                                                                                      |            |         |           |         |         |         |           |             |        |                |                |               |            |               |                   |                |            |     |
| REV                     | D                                                          |                                                                                                                      |            |         |           |         |         |         |           |             |        |                |                |               |            |               |                   |                |            |     |
| SHEET                   | 15                                                         | 5                                                                                                                    |            | RE\     | ,         |         | D       | D       |           | D           |        | D              | D              | D             | D          | D             | D                 | D              | D          | D   |
| REV STATU:<br>OF SHEETS |                                                            |                                                                                                                      |            | SHE     |           |         | 1       | 2       | D<br>3    | 4           | D<br>5 | 6              | 7              | 8             | 9          | 10            | 11                | 12             | 13         | 14  |
| PMIC N/A                |                                                            |                                                                                                                      |            |         | PARE      | D BY    | •       | -       | Ŭ         |             | •      | Ŭ              |                | Ů             | ů          |               |                   | .=             |            |     |
|                         |                                                            |                                                                                                                      |            |         |           | Greg    | A. Pitz |         |           |             |        |                |                |               |            |               |                   |                |            |     |
| et /                    |                                                            |                                                                                                                      |            |         | CKED      |         |         |         |           |             | D      | EFEN           |                |               |            | NTEF<br>0 432 |                   |                | US         |     |
| MICR                    |                                                            | RCUIT                                                                                                                |            |         | CRED      |         | DiCenzo | D       |           |             |        |                |                |               |            | cc.dl         |                   | 330            |            |     |
| 21                      | THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL<br>DEPARTMENTS |                                                                                                                      | APF        | PROVE   | D BY      |         |         |         |           |             |        |                |                |               |            |               |                   |                |            |     |
| FOR                     |                                                            |                                                                                                                      |            |         | N. A.     | Hauck   |         |         | MIC<br>PR | CROC<br>OGR |        | UIT, I<br>ABLE | DIGIT<br>E INT | FAL, (<br>ERR | CMO<br>UPT | S,<br>CON     | TRO               | LLER           | <b>ξ</b> , |     |
| AND AGE                 |                                                            |                                                                                                                      |            | DRA     | WING      | APPR    | OVAL D  | DATE    |           |             |        | ITHIC          |                |               |            |               |                   |                |            | -   |
|                         |                                                            |                                                                                                                      |            |         |           | 86-0    | 06-18   |         |           |             |        |                |                |               |            |               |                   |                |            |     |
| A                       | MSC N                                                      | I/A                                                                                                                  |            | REV     | ISION     | LEVEL   |         |         |           |             | ZE     |                | GE CC          |               |            |               | 5962 <sup>.</sup> | - <b>850</b> 1 | 6          |     |
|                         |                                                            |                                                                                                                      |            |         |           |         | D       |         |           | SHE         |        | 1              |                |               | 45         |               |                   |                |            |     |
|                         |                                                            |                                                                                                                      |            |         |           | 1 OF 15 |         |         |           |             |        |                |                |               |            |               |                   |                |            |     |

| 1. | SCOPE |
|----|-------|
|    |       |

1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.

1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

DEPARTMENT OF DEFENSE STANDARDS

| MIL-STD-883  | - | Test Method Standard Microcircuits.          |
|--------------|---|----------------------------------------------|
| MIL OTD 4025 |   | Interface Standard Flastropic Component Coop |

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

DEPARTMENT OF DEFENSE HANDBOOKS

| MIL-HDBK-103 | - | List of Standard Microcircuit Drawings. |
|--------------|---|-----------------------------------------|
|--------------|---|-----------------------------------------|

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at http://assist.daps.dla.mil/quicksearch/ or http://assist.daps.dla.mil or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### 3. REQUIREMENTS

3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.

3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.

3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.2 herein.

3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.

3.2.3 <u>Functional block diagram</u>. The functional block diagram shall be as specified on figure 2.

3.2.4 <u>Switching waveforms</u>. The switching waveforms shall be as specified on figure 3.

3.2.5 AC test circuit and waveform. The AC test circuit and waveform shall be as specified on figure 4.

3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.

3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-85016 |
|----------------------------------|-----------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | D              | 3          |

3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.

3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.

3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.

3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.

3.8 Notification of change. Notification of change to DSCC-VA shall be required for any change that affects this drawing.

3.9 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br>A |                     | 5962-85016     |
|-------------------------------------------------------------|-----------|---------------------|----------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |           | REVISION LEVEL<br>D | SHEET <b>4</b> |

| Test                                 | Symbol            | Test condi -55°C $\leq$ T <sub>C</sub> $\leq$ unless otherwise       | +125°C                             | Device<br>type | Ref<br>no.<br><u>1</u> / | Group A<br>subgroups | Lir                     | nits | Unit |
|--------------------------------------|-------------------|----------------------------------------------------------------------|------------------------------------|----------------|--------------------------|----------------------|-------------------------|------|------|
|                                      |                   |                                                                      | e specilieu                        |                | <u>_1</u> /              |                      | Min                     | Max  |      |
| High level output voltage <u>2</u> / | V <sub>OH1</sub>  | $I_{OH}$ = -2.5 mA, $V_{CC}$ =                                       | : 4.5 V                            | All            |                          | 1, 2, 3              | 3.0                     |      | V    |
|                                      | V <sub>OH2</sub>  | $I_{OH} = -100 \ \mu A, \ V_{CC} =$                                  | = 4.5 V                            | All            |                          | 1, 2, 3              | V <sub>CC</sub><br>-0.4 |      | V    |
| Low level output voltage <u>2</u> /  | V <sub>OL</sub>   | I <sub>OL</sub> = +2.5 mA, V <sub>CC</sub> =                         | = 4.5 V                            | All            |                          | 1, 2, 3              |                         | 0.4  | V    |
| High level input voltage             | V <sub>IH</sub>   | V <sub>CC</sub> = 5.5 V                                              |                                    | All            |                          | 1, 2, 3              | 2.2                     |      | V    |
| Low level input voltage              | V <sub>IL</sub>   | V <sub>CC</sub> = 4.5 V                                              |                                    | All            |                          | 1, 2, 3              |                         | 0.8  | V    |
| Input leakage current                | I <sub>IN</sub>   | V <sub>CC</sub> = 5.5 V                                              | V <sub>IN</sub> = 0.0 V            | All            |                          | 1, 2, 3              | -1.0                    |      | μΑ   |
|                                      |                   |                                                                      | $V_{IN} = V_{CC}$                  | All            |                          | 1, 2, 3              |                         | 1.0  |      |
| Input/output leakage<br>current      | I <sub>I/O</sub>  | $V_{CC} = 5.5 V$                                                     | $V_{IN} = 0.0 V$ $V_{IN} = V_{CC}$ | All            |                          | 1, 2, 3<br>1, 2, 3   | -10                     | 10   | μA   |
| Standby power supply current         | I <sub>CCSB</sub> | $V_{CC} = 5.5 V$<br>$V_{IN} = V_{CC} \text{ or GND}$<br>Outputs open | <u>3</u> /                         | All            |                          | 1, 2, 3              |                         | 10   | μA   |
| IR input load current                | I <sub>LIR</sub>  | $V_{IN} = 0.0 \text{ V}, \text{ V}_{CC} = 5.$                        | .5 V                               | All            |                          | 1, 2, 3              |                         | -500 | μΑ   |
|                                      |                   | $V_{\rm IN} = V_{\rm CC}, V_{\rm CC} = 5.5$                          | V                                  | All            |                          | 1, 2, 3              |                         | 10   | μA   |
| Functional tests                     |                   | See 4.3.1d <u>4</u> /<br>V <sub>CC</sub> = 4.5 V and 5.5             |                                    |                |                          | 7, 8                 |                         |      |      |
| Input capacitance                    | C <sub>IN</sub>   | FREQ = 1 MHz                                                         |                                    | Case Y         |                          | 4                    |                         | 15   | pF   |
|                                      |                   | T <sub>C</sub> = +25°C                                               |                                    | Case 3         |                          | 4                    |                         | 7    | pF   |
| Output capacitance                   | C <sub>OUT</sub>  | See 4.3.1c                                                           |                                    | Case Y         |                          | 4                    |                         | 15   | pF   |
|                                      |                   | All measurements re                                                  | eferenced to                       | Case 3         |                          | 4                    |                         | 7    | pF   |
| I/O capacitance                      | C <sub>I/O</sub>  | device ground                                                        |                                    | Case Y         |                          | 4                    |                         | 15   | pF   |
|                                      |                   |                                                                      |                                    | Case 3         |                          | 4                    |                         | 7    | pF   |

SIZE

TABLE I. Electrical performance characteristics.

See footnotes at end of table.

## STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| Α |                     | 5962-85016 |
|---|---------------------|------------|
|   | REVISION LEVEL<br>D | SHEET 5    |

| Test                                                                                 | Symbol             | Test conditions<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C | Device<br>type | Ref<br>no. | Group A<br>subgroups   | Lir        | nits | Unit     |
|--------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------|----------------|------------|------------------------|------------|------|----------|
|                                                                                      |                    | unless otherwise specified                                   | type           | <u>1</u> / | Subgroups              |            |      |          |
| _                                                                                    |                    |                                                              |                | <u></u>    |                        | Min        | Max  |          |
| A0/CS setup to<br>RD/INTA                                                            | t <sub>AHRL</sub>  | V <sub>CC</sub> = 4.5 V and 5.5 V <u>4</u> /                 | 01, 02         | 1          | 9, 10, 11              | 10         |      | ns       |
| A0/CS hold after<br>RD/INTA                                                          | t <sub>RHAX</sub>  |                                                              | 01, 02         | 2          | 9, 10, 11              | 5          |      | ns       |
| RD/INTA pulse width                                                                  | t <sub>RLRH</sub>  |                                                              | 01             | 3          | 9, 10, 11<br>9, 10, 11 | 235<br>160 |      | ns<br>ns |
| A0/CS setup to WR                                                                    | t <sub>AHWL</sub>  |                                                              | 01, 02         | 4          | 9, 10, 11              | 0          |      | ns       |
| A0/CS hold after WR                                                                  | t <sub>WHAX</sub>  |                                                              | 01, 02         | 5          | 9, 10, 11              | 5          |      | ns       |
| WR pulse width                                                                       | t <sub>WLWH</sub>  |                                                              | 01             | 6          | 9, 10, 11              | 165        |      | ns       |
|                                                                                      |                    |                                                              | 02             | 6          | 9, 10, 11              | 95         |      | ns       |
| Data setup to WR                                                                     | $t_{\text{DVWH}}$  |                                                              | 01             | 7          | 9, 10, 11              | 240        |      | ns       |
|                                                                                      |                    |                                                              | 02             | 7          | 9, 10, 11              | 160        |      | ns       |
| Data hold after WR                                                                   | t <sub>WHDX</sub>  |                                                              | 01, 02         | 8          | 9, 10, 11              | 5          |      | ns       |
| Interrupt request<br>width (Lo) <u>5</u> /                                           | t <sub>JLJH</sub>  |                                                              | 01, 02         | 9          | 9, 10, 11              | 100        |      | ns       |
| Cascade setup to                                                                     | t <sub>CVIAL</sub> |                                                              | 01             | 10         | 9, 10, 11              | 55         |      | ns       |
| second or third<br>INTA (slave only)                                                 |                    |                                                              | 02             | 10         | 9, 10, 11              | 40         |      | ns       |
| End of RD to next<br>RD, end of INTA to<br>next INTA within an<br>INTA sequence only | t <sub>RHRL</sub>  |                                                              | 01, 02         | 11         | 9, 10, 11              | 160        |      | ns       |
| End of WR to next<br>WR                                                              | t <sub>WHWL</sub>  |                                                              | 01, 02         | 12         | 9, 10, 11              | 190        |      | ns       |
| End of command to<br>next command (not                                               | t <sub>CHCL</sub>  |                                                              | 01             | 21         | 9, 10, 11              | 500        |      | ns       |
| same command<br>type), end of INTA                                                   |                    |                                                              | 02             | 21         | 9, 10, 11              | 400        |      | ns       |
| sequence to next<br>INTA sequence <u>6</u> /                                         |                    |                                                              |                |            |                        |            |      |          |
| Data valid from                                                                      | t <sub>RLDV</sub>  |                                                              | 01             | 13         | 9, 10, 11              |            | 160  | ns       |
| RD/INTA <u>7</u> /                                                                   |                    |                                                              | 02             | 13         | 9, 10, 11              |            | 120  | ns       |

# TABLE I. <u>Electrical performance characteristics</u> - Continued.

See footnotes at end of table.

## STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br>A |                     | 5962-85016 |
|-----------|---------------------|------------|
|           | REVISION LEVEL<br>D | SHEET 6    |

| Test                     | Symbol             | Test conditions $-55^{\circ}C \le T_C \le +125^{\circ}C$ unless otherwise specified                | Device<br>type | Ref<br>no.<br><u>1</u> / | Group A<br>subgroups | Lin | nits | Unit |
|--------------------------|--------------------|----------------------------------------------------------------------------------------------------|----------------|--------------------------|----------------------|-----|------|------|
|                          |                    |                                                                                                    |                |                          |                      | Min | Max  |      |
| Interrupt output delay   | t <sub>JHIH</sub>  | $V_{CC} = 4.5 \text{ V} \text{ and } 5.5 \text{ V}  \underline{4} / \underline{7} / 100 \text{ V}$ | 01             | 15                       | 9, 10, 11            |     | 350  | ns   |
|                          |                    |                                                                                                    | 02             | 15                       | 9, 10, 11            |     | 300  | ns   |
| Cascade valid from       | t <sub>IALCV</sub> |                                                                                                    | 01             | 16                       | 9, 10, 11            |     | 565  | ns   |
| first INTA (Master only) |                    |                                                                                                    | 02             | 16                       | 9, 10, 11            |     | 360  | ns   |
| Enable active from       | t <sub>RLEL</sub>  |                                                                                                    | 01             | 17                       | 9, 10, 11            |     | 125  | ns   |
| RD or INTA               |                    |                                                                                                    | 02             | 17                       | 9, 10, 11            |     | 100  | ns   |
| Enable inactive from     | t <sub>RHEH</sub>  |                                                                                                    | 01             | 18                       | 9, 10, 11            |     | 60   | ns   |
| RD or INTA               |                    |                                                                                                    | 02             | 18                       | 9, 10, 11            |     | 50   | ns   |
| Data valid from stable   | $t_{\text{CVDV}}$  |                                                                                                    | 01             | 19                       | 9, 10, 11            |     | 300  | ns   |
| address                  |                    |                                                                                                    | 02             | 19                       | 9, 10, 11            |     | 200  | ns   |
| Cascade valid to valid   | t <sub>AHDV</sub>  |                                                                                                    | 01             | 20                       | 9, 10, 11            |     | 210  | ns   |
| data                     |                    |                                                                                                    | 02             | 20                       | 9, 10, 11            |     | 200  | ns   |

TABLE I. Electrical performance characteristics - Continued.

The reference number refers to the parameter being measured on figure 3.

Interchanging of force and sense conditions are permitted.

<u>1/</u> <u>2</u> <u>3</u>/

For IR0-IR7 pins,  $V_{IN} = V_{CC}$  or open. Tested as follows: f = 1 MHz,  $V_{IH} = 2.6$  V,  $V_{IL} = 0.4$  V,  $V_{OH} \ge 1.5$  V,  $V_{OL} \le 1.5$  V and  $C_L$  50 pF unless otherwise noted. <u>4</u>/ Circuits and waveforms are shown on figure 4.

<u>5</u>/ This is the low time required to clear the input latch in the edge triggered mode.

- 6/ Worst case timing for reference number 21 (t<sub>CHCL</sub>) in an actual microprocessor system is typically much greater than the limits shown.
- 7/ The parameter being measured uses test condition 1 on figure 4.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-85016 |
|----------------------------------|-----------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | D              | 7          |

|                    | 1                  |
|--------------------|--------------------|
| Device types       | 01 and 02          |
| Case outlines      | Y and 3            |
| Terminal<br>number | Terminal<br>symbol |
| 1                  | CS                 |
| 2                  | WR                 |
| 3                  | RD                 |
| 4                  | D <sub>7</sub>     |
| 5                  | D <sub>6</sub>     |
| 6                  | D <sub>5</sub>     |
| 7                  | $D_4$              |
| 8                  | D <sub>3</sub>     |
| 9                  | D <sub>2</sub>     |
| 10                 | D <sub>1</sub>     |
| 11                 | D <sub>0</sub>     |
| 12                 | CAS 0              |
| 13                 | CAS 1              |
| 14                 | GND                |
| 15                 | CAS 2              |
| 16                 | SP/EN              |
| 17                 | INT                |
| 18                 | IR0                |
| 19                 | IR1                |
| 20                 | IR2                |
| 21                 | IR3                |
| 22                 | IR4                |
| 23                 | IR5                |
| 24                 | IR6                |
| 25                 | IR7                |
| 26                 | INTA               |
| 27                 | A <sub>0</sub>     |
| 28                 | V <sub>CC</sub>    |

FIGURE 1. Terminal connections.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | SIZE<br>A |                     | 5962-85016 |
|-------------------------------------------------------------------------------------------------|-----------|---------------------|------------|
|                                                                                                 |           | REVISION LEVEL<br>D | SHEET<br>8 |





Interrupt Acknowledge sequence



### NOTES:

- Interrupt request (IR) must remain HIGH until leading edge of first INTA.
  During the first INTA, the DATA Bus is not active in 80C86/80C88 mode.
- 3. 80C86/80C88 mode.
- 4. 8080/8085 mode.





| Test Condition | V1              | R1     | R2     | C1 Min |
|----------------|-----------------|--------|--------|--------|
| 1              | 1.7 V           | 523Ω   | OPEN   | 100 pF |
| 2              | V <sub>cc</sub> | 1.8 kΩ | 1.8 kΩ | 30 pF  |

Test Condition Definition Table



- 4. VERIFICATION
- 4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.

4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:

- a. Burn-in test, method 1015 of MIL-STD-883.
  - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
- b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.

| MIL-STD-883 test requirements                                                                                    | Subgroups                                |
|------------------------------------------------------------------------------------------------------------------|------------------------------------------|
|                                                                                                                  | (in accordance with                      |
|                                                                                                                  | MIL-STD-883, method 5005,                |
|                                                                                                                  | table I)                                 |
| Interim electrical parameters                                                                                    |                                          |
| (method 5004)                                                                                                    |                                          |
| Final electrical test parameters                                                                                 | <u>1</u> / 1, 2, 3, 7, 8,                |
| (method 5004)                                                                                                    | 9, 10, 11                                |
| Group A test requirements                                                                                        | 1, 2, 3, 7, 8,                           |
| (method 5005)                                                                                                    | 9, 10, 11                                |
| Groups C and D end-point                                                                                         | 2, 8 (+125°C only), 10                   |
| electrical parameters                                                                                            |                                          |
| (method 5005)                                                                                                    |                                          |
| (method 5004)<br>Group A test requirements<br>(method 5005)<br>Groups C and D end-point<br>electrical parameters | 9, 10, 11<br>1, 2, 3, 7, 8,<br>9, 10, 11 |

| TABLE II. | Electrical tes | t requirements.   |
|-----------|----------------|-------------------|
|           | Electrical tec | r ioqui onionito. |

 $\underline{1}$  PDA applies to subgroup 1.

4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.

- 4.3.1 Group A inspection.
  - a. Tests shall be as specified in table II herein.
  - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
  - c. Subgroup 4 (C<sub>IN</sub>, C<sub>OUT</sub>, and C<sub>I/O</sub> measurements) shall be measured only for the initial test and after process or design changes which may affect input capacitance.
  - d. Subgroups 7 and 8 shall include verification of the programming set.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-85016 |
|----------------------------------|-----------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | D              | 13         |

#### 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

#### 5. PACKAGING

5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.

#### 6. NOTES

6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.

6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractorprepared specification or drawing.

6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.

6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.

6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547.

6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

6.7 Pin descriptions. For pin descriptions, see table III herein.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | SIZE<br>A |                     | 5962-85016  |
|-------------------------------------------------------------------------------------------------|-----------|---------------------|-------------|
|                                                                                                 |           | REVISION LEVEL<br>D | SHEET<br>14 |

## TABLE III. Pin descriptions.

| <u>Symbol</u>                  | Description                                                                                                                                                                                                                                                                                                                    |  |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RD                             | READ: A low on this pin when $\overline{CS}$ is low enables the device to release status onto the data bus for the CPU                                                                                                                                                                                                         |  |
| WR                             | WRITE: A low on this pin when $\overline{CS}$ is low enables the device to accept command words from the CPU.                                                                                                                                                                                                                  |  |
| CS                             | <u>CHIP</u> SELECT: A low on this pin enables $\overline{RD}$ and $\overline{WR}$ communication between the CPU and the device.<br>INTA functions are independent of CS.                                                                                                                                                       |  |
| INTA                           | INTERRUPT ACKOWLEDGE: This pin is used to enable device interrupt-vector data onto the data bus by a sequence of interrupt acknowledge pulses issued by the CPU.                                                                                                                                                               |  |
| SP/EN                          | SLAVE PROGRAM/ENABLE BUFFER: This is <u>a dual</u> function pin. When in the buffered mode it can be used as an output to control buffer transceivers (EN). When not in the buffered mode it is used as an input to designate a master ( $SP = 1$ ) or slave ( $SP = 0$ ).                                                     |  |
| D <sub>7</sub> -D <sub>0</sub> | BIDIRECTIONAL DATA BUS: Control status and interrupt-vector information is transferred via this bus.                                                                                                                                                                                                                           |  |
| CAS0-<br>CAS2                  | CASCADE LINES: The CAS lines from a private device bus to control a multiple device structure. These pins are outputs for a master device and inputs for a slave device.                                                                                                                                                       |  |
| INT                            | INTERRUPT: This pin goes high whenever a valid interrupt request is asserted. It is used to interrupt the CPU, thus it is connected to the CPU's interrupt pin.                                                                                                                                                                |  |
| IR0-IR7                        | INTERRUPT REQUESTS: Asynchronous inputs. An interrupt request is executed by raising an IR input (low to high), and holding it high until it is acknowledged (Edge Triggered Mode), or just by a high level on an IR input (Level Triggered Mode).                                                                             |  |
| A <sub>0</sub>                 | ADDRESS LINE: This pin acts in conjunction with the $\overline{CS}$ , $\overline{WR}$ , and $\overline{RD}$ pins. It is used by the device to decipher various Command Words the CPU writes and status the CPU wishes to read. It is typically connected to the CPU A <sub>0</sub> address line (A <sub>1</sub> for 80C86/88). |  |
| GND                            | GROUND: Ground.                                                                                                                                                                                                                                                                                                                |  |
| V <sub>CC</sub>                | POWER SUPPLY: +5 V Supply pin. A 0.1 $\mu\text{F}$ capacitor between V_{CC} and GND is recommended for decoupling.                                                                                                                                                                                                             |  |

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-85016 |
|----------------------------------|-----------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | D              | 15         |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

#### DATE: 07-07-06

Approved sources of supply for SMD 5962-85016 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at http://www.dscc.dla.mil/Programs/Smcr/.

|                      |            | -              |
|----------------------|------------|----------------|
| Standard             | Vendor     | Vendor         |
| microcircuit drawing | CAGE       | similar        |
| PIN <u>1</u> /       | number     | PIN <u>2</u> / |
| 5962-8501601YA       | 34371      | MD82C59A-5B    |
| 5962-85016013A       | <u>3</u> / | MR82C59A-5B    |
| 5962-8501602YA       | 34371      | MD82C59A/B     |
| 5962-85016023A       | 34371      | MR82C59A/B     |

- <u>1</u>/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply.

Vendor CAGE <u>number</u> Vendor name and address

34371

Intersil Corporation 1650 Robert J. Conlan Blvd. Palm Bay, FL 32905

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.